
Receive Control Registers (RCR1 and RCR2)
McBSP Registers
12-18
SPRU592E
4. RCR2 BIt Descriptions (Continued)
Bit
Description
Value
Field
2
RFIG
Receive frame-sync ignore bit. If a frame-sync pulse starts the transfer of
a new frame before the current frame is fully received, this pulse is treated
as an unexpected frame-sync pulse.
Setting RFIG causes the serial port to ignore unexpected frame-sync
signals during reception.
0
Frame-sync detect. An unexpected FSR pulse causes the receiver to
discard the contents of RSR[1,2] in favor of the new incoming data. The
receiver:
1) Aborts the current data transfer
2) Sets RSYNCERR in SPCR1
3) Begins the transfer of a new data word
1
Frame-sync ignore. An unexpected FSR pulse is ignored. Reception
continues uninterrupted.
1–0
RDATDLY
Receive data delay bits. RDATDLY specifies a data delay of 0, 1, or 2
receive clock cycles after frame-synchronization and before the reception
of the first bit of the frame.
00b
0-bit data delay
01b
1-bit data delay
10b
2-bit data delay
11b
Reserved (do not use)
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...