
Serial Port Control Registers (SPCR1 and SPCR2)
McBSP Registers
12-8
SPRU592E
1. SPCR1 Bit Descriptions (Continued)
Bit
Description
Value
Field
1
RRDY
Receiver ready bit. RRDY is set when data is ready to be read from
DRR[1,2]. Specifically, RRDY is set in response to a copy from RBR1 to
DRR1.
If the receive interrupt mode is RINTM = 00b, the McBSP sends a receive
interrupt request to the CPU when RRDY changes from 0 to 1.
Also, when RRDY changes from 0 to 1, the McBSP sends a receive
synchronization event (REVT) signal to the DMA controller.
0
Receiver not ready
When the content of DRR1 is read, RRDY is automatically cleared.
1
Receiver ready: New data can be read from DRR[1,2].
Important: If both DRRs are needed (word length larger than 16 bits), the
CPU or the DMA controller must read from DRR2 first and then from DRR1.
As soon as DRR1 is read, the next RBR-to-DRR copy is initiated. If DRR2
is not read first, the data in DRR2 is lost.
0
RRST
Receiver reset bit. You can use RRST to take the McBSP receiver into and
out of its reset state.
Note:
This bit has a negative polarity; RRST = 0
indicates the reset state.
0
If you read a 0, the receiver is in its reset state.
If you write a 0, you reset the receiver.
1
If you read a 1, the receiver is enabled.
If you write a 1, you enable the receiver by taking it out of its reset state.
Summary of Contents for TMS320VC5509
Page 5: ...vi This page is intentionally left blank ...
Page 43: ...McBSP Operation 2 20 SPRU592E This page is intentionally left blank ...
Page 105: ...SPI Operation Using the Clock Stop Mode 6 16 SPRU592E This page is intentionally left blank ...
Page 187: ...Transmitter Configuration 8 40 SPRU592E This page is intentionally left blank ...
Page 191: ...General Purpose I O on the McBSP Pins 9 4 SPRU592E This page is intentionally left blank ...
Page 201: ...Emulation Power and Reset Considerations 10 10 SPRU592E ...
Page 207: ...Data Packing Examples 11 6 SPRU592E This page is intentionally left blank ...
Page 273: ...McBSP Register Worksheet 13 14 SPRU592E This page is intentionally left blank ...