
Index
29
Index
2
−
way cache, 11
B
block diagram of I
−
Cache, 10
C
cache clear bit (CACLR)
described, 16
shown in figure, 16
cache control bits of CPU, 16
cache enable bit (CAEN)
described, 16
shown in figure, 16
cache freeze bit (CAFRZ)
described, 17
shown in figure, 16
CACLR bit
described, 16
shown in figure, 16
CAEN bit
described, 16
shown in figure, 16
CAFRZ bit
described, 17
shown in figure, 16
conceptual block diagram of I
−
Cache, 10
configure I
−
Cache, 18
CPU bits for controlling I
−
Cache, 16
D
data array, 11
diagram of I
−
Cache, 10
disable I
−
Cache, 16
DSP reset, reconfiguring I
−
Cache after, 21
E
emulator access, 21
enable I
−
Cache
as part of initialization procedure, 18
CAEN bit description, 16
external memory interface EMIF, 10
F
fetch address, how I
−
Cache uses, 13
flush I
−
Cache, 16
flush line address registers (ICFARL and ICFARH),
24
FLUSHLINE bit of ICGC
described in table, 23
shown in figure, 22
force a line flush, 22
freeze contents of I
−
Cache, 17
G
global control register (ICGC), 22
H
hit, 13
hit time, 19
how I
−
Cache uses fetch address, 13
I
ICFARL and ICFARH, 24
ICGC, 22
ICWMC, 25
initialize I
−
Cache, 22
initiate a line flush, 23
Summary of Contents for TMS320VC5501
Page 1: ...TMS320VC5501 5502 DSP Instruction Cache Reference Guide SPRU630C June 2004 ...
Page 6: ...6 Instruction Cache SPRU630C This page is intentionally left blank ...
Page 26: ...Instruction Cache 26 SPRU630C This page is intentionally left blank ...
Page 28: ...Instruction Cache 28 SPRU630C This page is intentionally left blank ...