www.ti.com
9.10.16 MISC - Miscellaneous Control
System Control Register Descriptions
The MISC register include miscellaneous control functions.
Figure 9-15. MISC - Miscellaneous Control
31
16
RESERVED
R-0
15
8
RESERVED
R-0
7
5
4
3
2
1
0
RESERVED
TIMER2_WDT
DEV_SPEED
PLL1_POSTDIV
AIM_WAIST
R-0
R/W-1
R-eFuse
R/W-1
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 9-18. MISC - Miscellaneous Control Field Descriptions
Bit
Field
Value
Description
31-5
RESERVED
Reserved
4
TIMER2_WDT
TIMER2 Definition (Normal vs. WDT)
0
TIMER2 is normal Timer
1
TIMER2 is WDT
3-2
DEV_SPEED
Device speed grade eFuse status. These bits indicate the device speed grades.
1
PLL1_POSTDIV
DM355 PLL1 post-divider selection.
0
Sets PLL1 post-divider equal to 1. Setting this bit to 0 has no effect when DEV_SPEED equals 1 or
3.
1
Sets PLL1 post-divider equal to 2.
0
AIM_WAIST
ARM Internal Memory Wait States
0
1 wait state to IRAM
1
0 wait state to IRAM. Set this bit for zero wait-state only if the ARM clock frequency is less than or
equal to 150 MHz.
138
System Control Module
SPRUFB3 – September 2007