www.ti.com
9.10.8 ARM_INTMUX - ARM Interrupt Mux Control Register
System Control Register Descriptions
The ARM_INTMUX register provides multiplexing control for interrupts to the ARM since the Interrupt
Controller (INTC) can only support 64 discrete events.
Figure 9-7. ARM_INTMUX - ARM Interrupt Mux Control Register
31
16
RESERVED
R-0
15
8
7
6
5
4
3
2
1
0
RESERVED
INT20
INT25
INT24
INT19
INT18
INT17
INT14
INT13
R-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R = Read only; -n = value after reset
Table 9-10. ARM_INTMUX - ARM Interrupt Mux Control Register Field Descriptions
Bit
Field
Value
Description
31-8
RESERVED
Reserved
7
INT20
INT20 - PSC or Reserved
0
Power Sleep Controller
1
Reserved
6
INT25
INT25 - ASP0 RINT or ASP1 RINT
0
ASP0 RINT
1
ASP1 RINT
5
INT24
INT24 - ASP0 XINT or ASP1 XINT
0
ASP0 XINT
1
ASP1 XINT
4
INT19
INT19 - SPI2_INT0 or EDMA TC1 Error Interrupt
0
SPINT2_0
1
EDMA TC1 Error
3
INT18
INT18 - SPI1_INT1 or EDMA TC0 Error Interrupt
0
SPINT1_1
1
EDMA TC0 Error
2
INT17
INT17 - SPI1_INT0 or EDMA CC Error Interrupt
0
SPI1 INT0
1
EDMA CC Error
1
INT14
INT14 - UART2 or TIMER2:TINT5
0
UART2
1
TIMER2:TINT5
0
INT13
INT13 - RTO or TIMER2:TINT4
0
RTO
1
TIMER2:TINT4
SPRUFB3 – September 2007
System Control Module
129