5.1
Overview
SPRUFX7 – July 2008
Device Clocking
The device requires one primary reference clock . The reference clock frequency may be generated either
by crystal input or by external oscillator. The reference clock is the clock at the pins named MXI1/MXOI.
The reference clock drives two separate PLL controllers (PLLC1 and PLLC2). PLLC1 generates the clocks
required by the ARM, VPBE, VPSS, and peripherals. PLL2 generates the clock required by the DDR PHY.
A block diagram of the clocking architecture is shown in
. The PLLs are described further in
.
Note:
Refer to the device-specific data manual for information on supported device clocking
configurations (e.g. supported PLL configurations).
SPRUFX7 – July 2008
Device Clocking
35