9.10.5 PINMUX3 - Pin Mux 3 (GIO/Misc) Pin Mux Register
System Control Register Descriptions
www.ti.com
The PINMUX3 register controls pin multiplexing for the GIO pins.
Figure 9-4. PINMUX3 - Pin Mux 3 (GIO/Misc) Pin Mux Register
31
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
GIO7
GIO8
GIO9
GIO10
GIO11
GIO12
GIO13
GIO14
GIO15
GIO16
GIO17
GIO18
R-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
GIO19
GIO20
GIO21
GIO22
GIO23
GIO24
GIO25
GIO26
GIO27
GIO28
GIO29
GIO30
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
Table 9-7. PINMUX3 - Pin Mux 3 (GIO/Misc) Pin Mux Register Field Descriptions
Bit
Field
Value
Description
31-29
Reserved
0
Reserved
28
GIO7
Enable GIO[7] (GPIO Pin Mux)
0
GIO[7]
1
SPI0_SDENA[1]
27
GIO8
Enable GIO[8] (GPIO Pin Mux)
0
GIO[8]
1
SPI1_SDO
26-25
GIO9
Enable GIO[9] (GPIO Pin Mux)
0
GIO[9]
1
SPI0_SDI
2
SPI0_SDENA[1]
3
Reserved
24
GIO10
Enable GIO[10] (GPIO Pin Mux)
0
GIO[10]
1
SPI1_SCLK
23
GIO11
Enable GIO[11] (GPIO Pin Mux)
0
GIO[11]
1
SPI1_SDENA[0]
22
GIO12
Enable GIO[12] (GPIO Pin Mux)
0
GIO120]
1
UART1_TXD
21
GIO13
Enable GIO[13] (GPIO Pin Mux)
0
GIO[13]
1
UART1_RXD
20
GIO14
Enable GIO[14] (GPIO Pin Mux)
0
GIO[14]
1
I2C_SCL
19
GIO15
Enable GIO[15] (GPIO Pin Mux)
0
GIO[15]
3
I2C_SDA
18
GIO16
Enable GIO[16] (GPIO Pin Mux)
0
GIO[16]
3
CLKOUT3
124
System Control Module
SPRUFX7 – July 2008