196
TMS320C6670 Peripheral Information and Electrical Specifications
Copyright 2012 Texas Instruments Incorporated
SPRS689D—March 2012
Multicore Fixed and Floating-Point System-on-Chip
TMS320C6670
shows a block diagram of the I
2
C module.
Figure 7-35
I
2
C Module Block Diagram
7.12.2 I
2
C Peripheral Register Description(s)
Table 7-65
I
2
C Registers (Part 1 of 2)
Hex Address Range
Acronym
Register Name
0253 0000
ICOAR
I
2
C own Address Register
0253 0004
ICIMR
I
2
C Interrupt Mask/status Register
0253 0008
ICSTR
I
2
C Interrupt Status Register
0253 000C
ICCLKL
I
2
C Clock Low-time Divider Register
0253 0010
ICCLKH
I
2
C Clock High-time Divider Register
0253 0014
ICCNT
I
2
C Data Count Register
0253 0018
ICDRR
I
2
C Data Receive Register
0253 001C
ICSAR
I
2
C Slave Address Register
0253 0020
ICDXR
I
2
C Data Transmit Register
0253 0024
ICMDR
I
2
C Mode Register
0253 0028
ICIVR
I
2
C Interrupt Vector Register
0253 002C
ICEMDR
I
2
C Extended Mode Register
0253 0030
ICPSC
I
2
C Prescaler Register
Clock
Prescale
I CPSC
2
Peripheral Clock
(CPU/6)
I CCLKH
2
Generator
Bit Clock
I CCLKL
2
Noise
Filter
SCL
I CXSR
2
I CDXR
2
Transmit
Transmit
Shift
Transmit
Buffer
I CDRR
2
Shift
I CRSR
2
Receive
Buffer
Receive
Receive
Filter
SDA
I C Data
2
Noise
I COAR
2
I CSAR
2
Slave
Address
Control
Address
Own
I CMDR
2
I CCNT
2
Mode
Data
Count
Vector
Interrupt
Interrupt
Status
I CIVR
2
I CSTR
2
Mask/Status
Interrupt
I CIMR
2
Interrupt/DMA
I C Module
2
I C Clock
2
Shading denotes control/status registers.
I CEMDR
2
Extended
Mode
Summary of Contents for TMS320C6670
Page 225: ......