SDRAM Interface
9-29
External Memory Interface
mode register value. Table 9–11 shows the JDEC standard SDRAM configura-
tion values selected by this mode register value. Figure 9–21 shows the timing
diagram during execution of the MRS command.
Figure 9–18. TMS320C6201/C6202/C6701 Mode Register Value
13
12
11
10
9
8
7
EA15
EA14
EA13
SDA10
EA11
EA10
EA9
Rsvd
Write burst
length
Rsvd
0000
0
00
6
5
4
3
2
1
0
EA8
EA7
EA6
EA5
EA4
EA3
EA2
Read latency
S/I
Burst length
0
1
1
0
000
Table 9–11.
TMS320C6201/C6202/C6701 Implied SDRAM Configuration by MRS Value
Field
Selection
Write burst length
1 word
Read latency
3 cycles
Serial/interleave burst type
Serial
Burst length
1 word