EMIF Registers
9-16
Table 9–5. EMIF toSDRAMControl Register Field Description
Field
Description
TRC
Specifies the t
RC
value of the SDRAM
TRC = t
RC
/ p§ – 1
TRP
Specifies the t
RP
value of the SDRAM in CLKOUT2 cycles
TRP = t
RP
/ p§ – 1
TRCD
Specifies the t
RCD
value of the SDRAM in CLKOUT2 cycles
TRCD = t
RCD
/ p§ – 1
INIT
Forces initialization of all SDRAM present
INIT = 0: no effect
INIT = 1: initialize SDRAM in each CE space configured for SDRAM
RFEN
Refresh enable
RFEN = 0: SDRAM refresh disabled
RFEN = 1: SDRAM refresh enabled
SDWID†
†SDRAM width select
SDWID = 0: Each external SDRAM space consists of four 8-bit SDRAMs
SDWID = 1: Each external SDRAM space consists of two 16-bit SDRAMs
SDCSZ‡
‡SDRAM column size
SDCSZ = 00: 9 column address pins
SDCSZ = 01: 8 column address pins
SDCSZ = 10: 10 column address pins
SDCSZ = 11: reserved
SDRSZ‡
‡SDRAM column size
SDCSZ = 00: 11 row address pins
SDCSZ = 01: 12 row address pins
SDCSZ = 10: 13 row address pins
SDCSZ = 11: reserved
SDBSZ‡
‡SDRAM bank size
SDBSZ = 0: two banks
SDBSZ = 1: four banks
† Applies to ’C6201/C6202/C6701
‡ Applies to ’C6211/C6711
§ p – refers to the EMIF clock period, which is equal to CLKOUT2 period for the
’C6201/C6202/C6701, or ECLKOUT period for the ’C6211/C6711