Maskable Interrupts: INT1
−
INT14, DLOGINT, and RTOSINT
3-9
CPU Interrupts and Reset
Figure 3
−
2. Interrupt Enable Register (IER)
Á
Á
ÁÁÁÁÁ
ÁÁÁÁÁ
15
ÁÁÁÁÁ
ÁÁÁÁÁ
14
ÁÁÁÁ
ÁÁÁÁ
13
ÁÁÁÁÁ
ÁÁÁÁÁ
12
ÁÁÁÁ
ÁÁÁÁ
11
ÁÁÁÁ
ÁÁÁÁ
10
ÁÁÁÁÁ
ÁÁÁÁÁ
9
ÁÁÁÁ
ÁÁÁÁ
8
ÁÁ
ÁÁ
Á
Á
RTOSINT
ÁÁÁÁÁ
ÁÁÁÁÁ
DLOGINT
ÁÁÁÁ
ÁÁÁÁ
INT14
ÁÁÁÁÁ
ÁÁÁÁÁ
INT13
ÁÁÁÁ
ÁÁÁÁ
INT12
ÁÁÁÁ
ÁÁÁÁ
INT11
ÁÁÁÁÁ
ÁÁÁÁÁ
INT10
ÁÁÁÁ
ÁÁÁÁ
INT9
ÁÁ
ÁÁ
Á
Á
ÁÁÁÁÁ
ÁÁÁÁÁ
R/W
−
0
ÁÁÁÁÁ
ÁÁÁÁÁ
R/W
−
0
ÁÁÁÁ
ÁÁÁÁ
R/W
−
0
ÁÁÁÁÁ
ÁÁÁÁÁ
R/W
−
0
ÁÁÁÁ
ÁÁÁÁ
R/W
−
0
ÁÁÁÁ
ÁÁÁÁ
R/W
−
0
ÁÁÁÁÁ
ÁÁÁÁÁ
R/W
−
0
ÁÁÁÁ
ÁÁÁÁ
R/W
−
0
ÁÁ
ÁÁ
Á
Á
ÁÁÁÁÁ
ÁÁÁÁÁ
7
ÁÁÁÁÁ
ÁÁÁÁÁ
6
ÁÁÁÁ
ÁÁÁÁ
5
ÁÁÁÁÁ
ÁÁÁÁÁ
4
ÁÁÁÁ
ÁÁÁÁ
3
ÁÁÁÁ
ÁÁÁÁ
2
ÁÁÁÁÁ
ÁÁÁÁÁ
1
ÁÁÁÁ
ÁÁÁÁ
0
ÁÁ
ÁÁ
Á
Á
ÁÁÁÁÁ
ÁÁÁÁÁ
INT8
ÁÁÁÁÁ
ÁÁÁÁÁ
INT7
ÁÁÁÁ
ÁÁÁÁ
INT6
ÁÁÁÁÁ
ÁÁÁÁÁ
INT5
ÁÁÁÁ
ÁÁÁÁ
INT4
ÁÁÁÁ
ÁÁÁÁ
INT3
ÁÁÁÁÁ
ÁÁÁÁÁ
INT2
ÁÁÁÁ
ÁÁÁÁ
INT1
ÁÁ
ÁÁ
Á
Á
ÁÁÁÁÁ
ÁÁÁÁÁ
R/W
−
0
ÁÁÁÁÁ
ÁÁÁÁÁ
R/W
−
0
ÁÁÁÁ
ÁÁÁÁ
R/W
−
0
ÁÁÁÁÁ
ÁÁÁÁÁ
R/W
−
0
ÁÁÁÁ
ÁÁÁÁ
R/W
−
0
ÁÁÁÁ
ÁÁÁÁ
R/W
−
0
ÁÁÁÁÁ
ÁÁÁÁÁ
R/W
−
0
ÁÁÁÁ
ÁÁÁÁ
R/W
−
0
ÁÁ
ÁÁ
Á
Á
ÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁ
ÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁÁ
Note:
R = Read access; W = Write access; value following dash (
−
) is value after reset.
ÁÁ
ÁÁ
Note:
When using the AND IER and OR IER instructions, make sure that they do
not modify the state of bit 15 (RTOSINT) unless a real-time operating system
is present.
Bits 15 and 14 of the IER enable or disable the interrupts RTOSINT and
DLOGINT:
RTOSINT
Real-time operating system interrupt enable bit
Bit 15
RTOSINT = 0
RTOSINT is disabled.
RTOSINT = 1
RTOSINT is enabled.
DLOGINT
Data log interrupt enable bit
Bit 14
DLOGINT = 0
DLOGINT is disabled.
DLOGINT = 1
DLOGINT is enabled.
For bits INT1
−
INT14, the following general description applies:
INTx
Interrupt x enable bit (x = 1, 2, 3, ..., or 14)
Bit (x
−
1)
INTx = 0
INTx is disabled.
INTx = 1
INTx is enabled.
3 shows the DBGIER, which is used only when the CPU is halted in
real-time emulation mode. An interrupt enabled in the DBGIER is defined as
a
time-critical interrupt
. When the CPU is halted in real-time mode, the only in-
terrupts that are serviced are time-critical interrupts that are also enabled in
the IER. If the CPU is running in real-time emulation mode, the standard inter-
rupt-handling process is used and the DBGIER is ignored.
Summary of Contents for TMS320C28x
Page 30: ...1 12...
Page 80: ...This page intentionally left blank 2 50 This page intentionally left blank...
Page 269: ...IN loc16 PA 6 112 MOV AL 0 AL 0 UOUT IORegC AL IOspace IORegC AL 10...
Page 308: ...MAXCUL P loc32 6 151 Saturate MOVL Var64 2 ACC Store result into Var64 MOVL Var64 P...
Page 509: ...SUBL ACC P PM 6 352 SUBL ACC P PM ACC S B 11 M X 4 MOVH Y ACC 5 Store Q15 result into Y...
Page 585: ...This page intentionally left blank 7 32 This page intentionally left blank...