14.6.2.4 I2C Clock Low-time Divider (I2CCLKL) Register (Offset = 3h) [reset = 0h]
I2C Clock low-time divider
Figure 14-22. I2C Clock Low-time Divider (I2CCLKL) Register
15
14
13
12
11
10
9
8
I2CCLKL
R/W-0h
7
6
5
4
3
2
1
0
I2CCLKL
R/W-0h
Table 14-13. I2C Clock Low-time Divider (I2CCLKL) Register Field Descriptions
Bit
Field
Type
Reset
Description
15-0
I2CCLKL
R/W
0h
Clock low-time divide-down value.
To produce the low time duration of the master clock, the period of
the module clock is multiplied by (ICCL + d). d is an adjustment
factor based on the prescaler. See the Clock Divider Registers
section of the Introduction for details.
Note: These bits must be set to a non-zero value for proper I2C clock
generation.
Reset type: SYSRSn
14.6.2.5 I2C Clock High-time Divider (I2CCLKH) Register (Offset = 4h) [reset = 0h]
I2C Clock high-time divider
Figure 14-23. I2C Clock High-time Divider (I2CCLKH) Register
15
14
13
12
11
10
9
8
I2CCLKH
R/W-0h
7
6
5
4
3
2
1
0
I2CCLKH
R/W-0h
Table 14-14. I2C Clock High-time Divider (I2CCLKH) Register Field Descriptions
Bit
Field
Type
Reset
Description
15-0
I2CCLKH
R/W
0h
Clock high-time divide-down value.
To produce the high time duration of the master clock, the period of
the module clock is multiplied by (ICCL + d). d is an adjustment
factor based on the prescaler. See the Clock Divider Registers
section of the Introduction for details.
Note: These bits must be set to a non-zero value for proper I2C clock
generation.
Reset type: SYSRSn
Inter-Integrated Circuit Module (I2C)
862
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......