8.13.5.5 ADC SOC Force 1 Register (ADCSOCFRC1)
Figure 8-30. ADC SOC Force 1 Register (ADCSOCFRC1)
15
14
13
12
11
10
9
8
SOC15
SOC14
SOC13
SOC12
SOC11
SOC10
SOC9
SOC8
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
7
6
5
4
3
2
1
0
SOC7
SOC6
SOC5
SOC4
SOC3
SOC2
SOC1
SOC0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 8-17. ADC SOC Force 1 Register (ADCSOCFRC1) Field Descriptions
Bit
Field
Value
Description
15-0
SOCx
(x = 15 to 0)
SOCx Force Start of Conversion Flag. Writing a 1 will force to 1 the respective SOCx flag bit in the
ADCSOCFLG1 register. This can be used to initiate a software initiated conversion. Writes of 0 are
ignored.
0
No action.
1
Force SOCx flag bit to 1. This will cause a conversion to start once priority is given to SOCx.
If software tries to set this bit on the same clock cycle that hardware tries to clear the SOCx bit in
the ADCSOCFLG1 register, then software has priority and the ADCSOCFLG1 bit will be set. In this
case the overflow bit in the ADCSOCOVF1 register will not be affected regardless of whether the
ADCSOCFLG1 bit was previously set or not.
Analog-to-Digital Converter (ADC)
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
TMS320x2806x Microcontrollers
551
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......