8.13.3.3 ADC Interrupt Overflow Register (ADCINTOVF)
Figure 8-18. ADC Interrupt Overflow Register (ADCINTOVF)
15
9
8
Reserved
ADCINT9
R-0
R-0
7
6
5
4
3
2
1
0
ADCINT8
ADCINT7
ADCINT6
ADCINT5
ADCINT4
ADCINT3
ADCINT2
ADCINT1
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 8-9. ADC Interrupt Overflow Register (ADCINTOVF) Field Descriptions
Bit
Field
Value
Description
15-9
Reserved
0
Reserved
8-0
ADCINTx
(x = 9 to 1)
ADC Interrupt Overflow Bits.
Indicates if an overflow occurred when generating ADCINT pulses. If the respective ADCINTFLG
bit is set and a selected additional EOC trigger is generated, then an overflow condition occurs.
0
No ADC interrupt overflow event detected.
1
ADC Interrupt overflow event detected.
The overflow bit does not care about the continuous mode bit state. An overflow condition is
generated irrespective of this mode selection. Both ADCINTFLG and ADCINTOVF flags must be
cleared before normal interrupt operation can resume in non-continuous mode.
Analog-to-Digital Converter (ADC)
540
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......