Figure 1-51. TIMERxTIM Register (x = 0, 1, 2)
15
0
TIM
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-48. TIMERxTIM Register Field Descriptions
Bits
Field
Description
15-0
TIM
CPU-Timer Counter Registers (TIMH:TIM): The TIM register holds the low 16 bits of the current 32-bit count
of the timer. The TIMH register holds the high 16 bits of the current 32-bit count of the timer. The TIMH:TIM
decrements by one every (TDDRH:TDDR+1) clock cycles, where TDDRH:TDDR is the timer prescale divide-
down value. When the TIMH:TIM decrements to zero, the TIMH:TIM register is reloaded with the period value
contained in the PRDH:PRD registers. The timer interrupt (TINT) signal is generated.
Figure 1-52. TIMERxTIMH Register (x = 0, 1, 2)
15
0
TIMH
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-49. TIMERxTIMH Register Field Descriptions
Bits
Field
Description
15-0
TIMH
See description for TIMERxTIM.
System Control and Interrupts
104
TMS320x2806x Microcontrollers
SPRUH18I – JANUARY 2011 – REVISED JUNE 2022
Copyright © 2022 Texas Instruments Incorporated
Summary of Contents for TMS320 2806 Series
Page 2: ......