Register 15: I
2
C Slave Control/Status (I2CSCSR), offset 0x804
This register functions as a control register when written, and a status register when read.
Read-Only Status Register
I2C Slave Control/Status (I2CSCSR)
I2C 0 base: 0x4002.0000
I2C 1 base: 0x4002.1000
I2C 2 base: 0x4002.2000
I2C 3 base: 0x4002.3000
I2C 4 base: 0x400C.0000
I2C 5 base: 0x400C.1000
I2C 6 base: 0x400C.2000
I2C 7 base: 0x400C.3000
I2C 8 base: 0x400B.8000
I2C 9 base: 0x400B.9000
Offset 0x804
Type RO, reset 0x0000.0000
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
reserved
ACTDMATX
ACTDMARX
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
RREQ
TREQ
FBR
OAR2SEL
QCMDST
QCMDRW
reserved
RO
RO
RO
RO
RC
RC
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Type
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reset
Description
Reset
Type
Name
Bit/Field
DMA RX Active Status
Description
Value
DMA RX is not active
0
DMA RX is active.
1
0
RO
ACTDMARX
31
DMA TX Active Status
Description
Value
DMA TX is not active
0
DMA TX is active.
1
0
RO
ACTDMATX
30
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0000.000
RO
reserved
29:6
Quick Command Read / Write
Description
Value
Quick command was a write
0
Quick command was a read
1
This bit only has meaning when the
QCMDST
bit is set.
0
RC
QCMDRW
5
June 18, 2014
1332
Texas Instruments-Production Data
Inter-Integrated Circuit (I
2
C) Interface