LCD_HSYNC
LCD_VSYNC
(1 to 64)
VSW
(1 to 64)
VSW
(0 to 255)
VFP
(1 to 2048)
Frame Time
L LPP
(0 to 255)
LCD_D
[23:0]
ATA
1, 1
P, 1
1, 2
P, 2
1, L
P, L
1, L-1
P, L-1
Line
Time
LCD_AC_
BIAS_EN
(ACTVID)
VBP
LCD_HSYNC
10
10
LCD_PCLK
LCD_D
[23:0]
ATA
1, 1
2, 2
P, 2
P, 1
2, 1
1, 2
PPLLSB
16 × (1 to 2048)
HBP
(1 to 256)
Line 1
(1 to 256)
HFP
(1 to 64)
HSW
PPLLSB
16 × (1 to 2048)
Line 2
LCD_AC_
BIAS_EN
(ACTVID)
11
AM3359, AM3358, AM3357, AM3356, AM3354, AM3352
SPRS717H – OCTOBER 2011 – REVISED MAY 2015
Figure 7-82. LCD Raster-Mode Active
206
Peripheral Information and Timings
Copyright © 2011–2015, Texas Instruments Incorporated
Product Folder Links: