![Texas Instruments SimpleLink Ethernet MSP432E401Y Technical Reference Manual Download Page 1315](http://html1.mh-extra.com/html/texas-instruments/simplelink-ethernet-msp432e401y/simplelink-ethernet-msp432e401y_technical-reference-manual_10955781315.webp)
I2CSDA
I2CSCL
I2CPP
I2CFIFOSTATUS
I2CFIFOCTL
I2CFIFODATA
I2CMSA
I2CMCS
I2CMDR
I2CMTPR
I2CMIMR
I2CMRIS
I2CMICR
I2CMCR
I2CMMIS
I2CMCLKOCNT
I2CMBMON
I2CMBMLEN
I2CMBCNT
Master Core
I2C Status and Control
TX FIFO
RXFIFO
I2
C
I
/O
Se
le
ct
Master I2CSCL
Master I2CSDA
Slave I2CSCL
Slave I2CSDA
Master I2CSDA
Slave I2CSDA
Data
interrupt
dma_sreq
dma_req
dma_done
I2CSOAR
I2CSCSR
I2CSDR
I2CSIMR
I2CSRIS
I2CSMIS
I2CSICR
I2CSSOAR2
I2CSACKCTL
Slave Core
TX_FIFO_7
TX_FIFO_6
TX_FIFO_5
TX_FIFO_4
TX_FIFO_3
TX_FIFO_2
TX_FIFO_1
TX_FIFO_0
RX_FIFO_7
RX_FIFO_6
RX_FIFO_5
RX_FIFO_4
RX_FIFO_3
RX_FIFO_2
RX_FIFO_1
RX_FIFO_0
TXFIFO
8 bits
Block Diagram
1315
SLAU723A – October 2017 – Revised October 2018
Copyright © 2017–2018, Texas Instruments Incorporated
Inter-Integrated Circuit (I
2
C) Interface
19.2 Block Diagram
Figure 19-1. I
2
C Block Diagram
19.3 Functional Description
Each I
2
C module is comprised of both master and slave functions and is identified by a unique address. A
master-initiated communication generates the clock signal, SCL. For proper operation, the SDA pin must
be configured as an open-drain signal. Due to the internal circuitry that supports high-speed operation, the
SCL pin must not be configured as an open-drain signal, although the internal circuitry causes it to act as
if it were an open-drain signal. Both SDA and SCL signals must be connected to a positive supply voltage
using a pullup resistor.
shows a typical I
2
C bus configuration. See the I
2
C bus specification
and user manual to determine the size of the pullups required for proper operation.