USB Host Controller Registers
14-18
The HC interrupt disable register is used to clear bits in the HcInterruptEnable
register.
Table 14–7. HC Interrupt Disable Register (HcInterruptDisable)
Bit
Name
Description
Type
Reset
Value
31
MIE
Master interrupt enable
Read always returns 0.
Write of 0 has no effect.
Write of 1 clears the HcInterruptEnable MIE bit.
R/W
0
30
OC
Ownership change
This bit has no effect on OMAP5910.
R
0
29–7
Reserved
Reserved
6
RHSC
Root hub status change
Read always returns 0.
Write of 0 has no effect.
Write of 1 clears the HcInterruptEnable RHSC bit.
R/W
0
5
FNO
Frame number overflow
Read always returns 0.
Write of 0 has no effect.
Write of 1 clears the HcInterruptEnable FNO bit.
R/W
0
4
UE
Unrecoverable error
Read always returns 0.
Write of 0 has no effect.
Write of 1 clears the HcInterruptEnable UE bit.
R/W
0
3
RD
Resume detected
Read always returns 0.
Write of 0 has no effect.
Write of 1 clears the HcInterruptEnable RD bit.
R/W
0
2
SF
Start of frame
Read always returns 0.
Write of 0 has no effect.
Write of 1 clears the HcInterruptEnable SF bit.
R/W
0