Multichannel Serial Interfaces
9-33
DSP Public Peripherals
Figure 9–10. Receive Interrupt Timing Diagram
CLK
RXD
IT_RX
DSP_WRITE(1) => STATUS_REG(2)
INTERRUPT_REG(3:0) = N–1
T7
T6
T5
T4
T3
T2
T1
T0
T7
T6
T5
T4
T3
T2
T1
T0
T7
T6
T5
T4
T3
T2
T1
T0
Channel N+1
t(syn)
t(syn)
Channel N
Channel N-1
t(syn) < 2 x DSPXOR_CK (12 MHz)
Transmit Interrupt
The transmit interrupt is generated every frame after the start of the transmis-
sion of a data word.
-
In single-channel mode, the interrupt is generated one clock period after
the beginning of the transmission of the word.
-
In multichannel mode, the interrupt is generated one clock period after the
transmission of the word of the channel whose number is defined by the
NB_CHAN_IT_RX parameter of INTERRUPTS_REG register.
Figure 9–11.Transmit Interrupt Timing Diagram
CLK
TXD
IT_TX
DSP_WRITE(1) => STATUS_REG(4)
INTERRUPT_REG(7:4) = N
T7
T6
T5
T4
T3
T2
T1
T0
T7
T6
T5
T4
T3
T2
T1
T0
T7
T6
T5
T4
T3
T2
T1
T0
Channel N+1
t(syn)
t(syn)
Channel N
Channel N-1
t(syn) < 2 x DSPXOR_CK (MHz)