MMC/SD Host Controller
7-155
MPU Public Peripherals
Figure 7–52. SPI Master Configuration Bits
0
0
1
1
POL
0
1
0
1
PHA
0
1
2
3
SPI Mode
Shift In
Shift Out
SPI_CLK
SPI_CLK
SPI_CLK
SPI_CLK
SPI MASTER Configuration
This register provides additional controls for the MMC/SD interface. It is also
reserved for future SDIO operation (not supported in present version).
Table 7–112. MMC SDIO Mode Configuration Register (MMC_SDIO)
Bit
Name
Description
15–14
Reserved
13
CER1_3_En
Card status error on bit 3 of response 1 enable
12–6
Reserved
5
DTO_PS_En
Data time-out prescaler enable
4–0
Reserved
Card Status Error on Bit 3 of Response R1 Enable (CER1_3_En)
This bit (13) must be set to 1 for SD cards only or application-specific com-
mands that generates an error.
If set to 1, a card status error is generated if bit 3 of the status is 1 for a R1 or
R1b response.
-
0: Error on bit 3 masked
-
1: Card status errors on bit 3 of response 1 enabled (SD card or application
specific only)
Value after reset is low.