Timer Description
6-6
6.2.2
Timer Registers
Table 6–4 lists the timer registers. Table 6–5 through Table 6–7 describe the
register bits.
Base address for timer 1: FFFE:C500
Base address for timer 2: FFFE:C600
Base address for timer 3: FFFE:C700
Bit width: 32 bits
Table 6–4. Timer Registers
Timer 1, Timer 2, and Timer 3
Register
Descriptions
R/W
Size
Offset
Reset Value
CNTL_TIMER
Control timer
R/W
32 bits
x00
0x0000 0000
LOAD_TIM
Load timer
W
32 bits
x04
U
READ_TIM
Read timer
R
32 bits
x08
U
Table 6–5. Control Timer Register (CNTL_TIMER)
Bits
Name
Value
Description
Reset
Value
31–7
RESERVED
6
FREE
FREE bit
0
0
Timer stops counting in suspend mode.
1
Timer continues counting in suspend mode.
5
CLOCK_ENABLE
External timer clock enable
0
4–2
PTV
Prescale clock timer value (see Table 6–2)
0
1
AR
0
One-shot timer
0
1
Autoreload timer
0
ST
0
Stop timer
1:
0
1
Start timer