
Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
13
MIRQSET45
MIRQ set #45
W
0
1toSet
12
MIRQSET44
MIRQ set #44
W
0
1toSet
11
MIRQSET43
MIRQ set #43
W
0
1toSet
10
MIRQSET42
MIRQ set #42
W
0
1toSet
9
MIRQSET41
MIRQ set #41
W
0
1toSet
8
MIRQSET40
MIRQ set #40
W
0
1toSet
7
MIRQSET39
MIRQ set #39
W
0
1toSet
6
MIRQSET38
MIRQ set #38
W
0
1toSet
5
MIRQSET37
MIRQ set #37
W
0
1toSet
4
MIRQSET36
MIRQ set #36
W
0
1toSet
3
MIRQSET35
MIRQ set #35
W
0
1toSet
2
MIRQSET34
MIRQ set #34
W
0
1toSet
1
MIRQSET33
MIRQ set #33
W
0
1toSet
0
MIRQSET32
MIRQ set #32
W
0
1toSet
Table 5-510. Register Call Summary for Register WUGEN_MEVTSET1
IVA2.2 Subsystem Integration
•
:
IVA2.2 Subsystem Functional Description
•
Interrupts, DMA Requests, and Event Management
IVA2.2 Subsystem Register Manual
•
WUGEN Register Mapping Summary
:
Table 5-511. WUGEN_MEVTSET2
Address Offset
0x088
Physical address
0x01C2 1088
Instance
IVA2.2 WUGEN
Description
This register is used to set the dma requests mask bits
Write 0: No effect
Write 1: Sets the corresponding mask bit in the
register
Reads always return 0
Type
W
1toSet
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
MDMARQSET9
MDMARQSET8
MDMARQSET7
MDMARQSET6
MDMARQSET5
MDMARQSET4
MDMARQSET3
MDMARQSET2
MDMARQSET1
MDMARQSET0
MDMARQSET19
MDMARQSET18
MDMARQSET17
MDMARQSET16
MDMARQSET15
MDMARQSET14
MDMARQSET13
MDMARQSET12
MDMARQSET11
MDMARQSET10
996
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated