
Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Bits
Field Name
Description
Type
Reset
11
MIRQSET11
MIRQ set #11
W
0
1toSet
10
MIRQSET10
MIRQ set #10
W
0
1toSet
9
MIRQSET9
MIRQ set #9
W
0
1toSet
8
MIRQSET8
MIRQ set #8
W
0
1toSet
7
MIRQSET7
MIRQ set #7
W
0
1toSet
6
MIRQSET6
MIRQ set #6
W
0
1toSet
5
MIRQSET5
MIRQ set #5
W
0
1toSet
4
MIRQSET4
MIRQ set #4
W
0
1toSet
3
MIRQSET3
MIRQ set #3
W
0
1toSet
2
MIRQSET2
MIRQ set #2
W
0
1toSet
1
MIRQSET1
MIRQ set #1
W
0
1toSet
0
MIRQSET0
MIRQ set #0
W
0
1toSet
Table 5-508. Register Call Summary for Register WUGEN_MEVTSET0
IVA2.2 Subsystem Integration
•
:
IVA2.2 Subsystem Functional Description
•
Interrupts, DMA Requests, and Event Management
IVA2.2 Subsystem Register Manual
•
WUGEN Register Mapping Summary
:
Table 5-509. WUGEN_MEVTSET1
Address Offset
0x084
Physical address
0x01C2 1084
Instance
IVA2.2 WUGEN
Description
This register is used to set the interrupt mask bits (MSB)
Write 0: No effect
Write 1: Sets the corresponding mask bit in the
register
Reads always return 0
Type
W
1toSet
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
MIRQSET47
MIRQSET46
MIRQSET45
MIRQSET44
MIRQSET43
MIRQSET42
MIRQSET41
MIRQSET40
MIRQSET39
MIRQSET38
MIRQSET37
MIRQSET36
MIRQSET35
MIRQSET34
MIRQSET33
MIRQSET32
Bits
Field Name
Description
Type
Reset
31:16
Reserved
Write 0s for future compatibility.
W
0x0000
15
MIRQSET47
MIRQ set #47
W
0
1toSet
14
MIRQSET46
MIRQ set #46
W
0
1toSet
995
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated