![Texas Instruments OMAP36 Series Technical Reference Manual Download Page 990](http://html.mh-extra.com/html/texas-instruments/omap36-series/omap36-series_technical-reference-manual_1094678990.webp)
Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Table 5-501. WUGEN_MEVTCLR0
Address Offset
0x070
Physical address
0x01C2 1070
Instance
IVA2.2 WUGEN
Description
This register is used to clear the interrupt mask bits (LSB)
Write 0: No effect
Write 1: Clears the corresponding mask bit in the
register
Reads always return 0
Type
W
1toSet
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
MIRQCLR9
MIRQCLR8
MIRQCLR7
MIRQCLR6
MIRQCLR5
MIRQCLR4
MIRQCLR3
MIRQCLR2
MIRQCLR1
MIRQCLR0
MIRQCLR31
MIRQCLR30
MIRQCLR29
MIRQCLR28
MIRQCLR27
MIRQCLR26
MIRQCLR25
MIRQCLR24
MIRQCLR23
MIRQCLR22
MIRQCLR21
MIRQCLR20
MIRQCLR19
MIRQCLR18
MIRQCLR17
MIRQCLR16
MIRQCLR15
MIRQCLR14
MIRQCLR13
MIRQCLR12
MIRQCLR11
MIRQCLR10
Bits
Field Name
Description
Type
Reset
31
MIRQCLR31
MIRQ clear #31
W
0
1toSet
30
MIRQCLR30
MIRQ clear #30
W
0
1toSet
29
MIRQCLR29
MIRQ clear #29
W
0
1toSet
28
MIRQCLR28
MIRQ clear #28
W
0
1toSet
27
MIRQCLR27
MIRQ clear #27
W
0
1toSet
26
MIRQCLR26
MIRQ clear #26
W
0
1toSet
25
MIRQCLR25
MIRQ clear #25
W
0
1toSet
24
MIRQCLR24
MIRQ clear #24
W
0
1toSet
23
MIRQCLR23
MIRQ clear #23
W
0
1toSet
22
MIRQCLR22
MIRQ clear #22
W
0
1toSet
21
MIRQCLR21
MIRQ clear #21
W
0
1toSet
20
MIRQCLR20
MIRQ clear #20
W
0
1toSet
19
MIRQCLR19
MIRQ clear #19
W
0
1toSet
18
MIRQCLR18
MIRQ clear #18
W
0
1toSet
17
MIRQCLR17
MIRQ clear #17
W
0
1toSet
16
MIRQCLR16
MIRQ clear #16
W
0
1toSet
15
MIRQCLR15
MIRQ clear #15
W
0
1toSet
14
MIRQCLR14
MIRQ clear #14
W
0
1toSet
13
MIRQCLR13
MIRQ clear #13
W
0
1toSet
12
MIRQCLR12
MIRQ clear #12
W
0
1toSet
990
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated