
Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
5.5.6.2
TPTC0 and TPTC1 Register Descriptions
Table 5-403. TPTCj_PID
Address Offset
0x000
Physical address
0x01C1 0000
Instance
IVA2.2 TPTC0
Physical address
0x01C1 0400
Instance
IVA2.2 TPTC1
Description
Peripheral ID Register
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
FUNC
RTL
MAJOR
MINOR
SCHEME
CUSTOM
RESERVED
Bits
Field Name
Description
Type
Reset
31:30
SCHEME
PID scheme:
RW
0x1
Used to distinguish between old ID scheme and current.
Spare bit to encode future schemes EDMA uses new scheme,
indicated with value of 0x1.
29:28
Reserved
Read returns 0.
R
0x0
27:16
FUNC
Function indicates a software-compatible module family.
RW
0x000
15:11
RTL
RTL version
RW
0x--
10:8
MAJOR
Major revision
RW
0x3
7:6
CUSTOM
Custom revision field: Not used on this version of EDMA.
RW
0x0
5:0
MINOR
Minor revision
RW
0x--
Table 5-404. Register Call Summary for Register TPTCj_PID
IVA2.2 Subsystem Register Manual
•
TPTC0 and TPTC1 Register Mapping Summary
Table 5-405. TPTCj_TCCFG
Address Offset
0x004
Physical address
0x01C1 0004
Instance
IVA2.2 TPTC0
Physical address
0x01C1 0404
Instance
IVA2.2 TPTC1
Description
TC Configuration Register
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
FIFOSIZE
Reserved
Reserved
BUSWIDTH
DREGDEPTH
Bits
Field Name
Description
Type
Reset
31:10
Reserved
Read returns 0.
R
0x000000
9:8
DREGDEPTH
Dst Register FIFO Depth Parameterization
R
0x-
(1)
Read 0x0:
1 entry
Read 0x1:
2 entries
(1)
Depends on the hardware parameters of TPTC0 and TPTC1.
956
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated