Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Table 5-250. TPCC_CCSTAT
Address Offset
0x0640
Physical address
0x01C0 0640
Instance
IVA2.2 TPCC
Description
CC Status Register
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
COMPACTV
Reserved
ACTV
TRACTV
Reserved
Reserved
EVTACTV
QUEACTV7
QUEACTV6
QUEACTV5
QUEACTV4
QUEACTV3
QUEACTV2
QUEACTV1
QUEACTV0
QEVTACTV
Bits
Field Name
Description
Type
Reset
31:24
Reserved
Read returns 0.
R
0x00
23
QUEACTV7
Queue 7 Active
R
0
QUEACTV7 = 0: No Evts are queued in Q7.
QUEACTV7 = 1: At least one TR is queued in Q7.
22
QUEACTV6
Queue 6 Active
R
0
QUEACTV6 = 0: No Evts are queued in Q6.
QUEACTV6 = 1: At least one TR is queued in Q6.
21
QUEACTV5
Queue 5 Active
R
0
QUEACTV5 = 0: No Evts are queued in Q5.
QUEACTV5 = 1: At least one TR is queued in Q5.
20
QUEACTV4
Queue 4 Active
R
0
QUEACTV4 = 0: No Evts are queued in Q4.
QUEACTV4 = 1: At least one TR is queued in Q4.
19
QUEACTV3
Queue 3 Active
R
0
QUEACTV3 = 0: No Evts are queued in Q3.
QUEACTV3 = 1: At least one TR is queued in Q3.
18
QUEACTV2
Queue 2 Active
R
0
QUEACTV2 = 0: No Evts are queued in Q2.
QUEACTV2 = 1: At least one TR is queued in Q2.
17
QUEACTV1
Queue 1 Active
R
0
QUEACTV1 = 0: No Evts are queued in Q1.
QUEACTV1 = 1: At least one TR is queued in Q1.
16
QUEACTV0
Queue 0 Active
R
0
QUEACTV0 = 0: No Evts are queued in Q0.
QUEACTV0 = 1: At least one TR is queued in Q0.
15:14
Reserved
Read returns 0.
R
0x0
13:8
COMPACTV
Completion Request Active:
R
0x00
Counter that tracks the total number of completion requests
submitted to the TC. The counter increments when a TR is
submitted with TCINTEN or TCCHEN set to 1. The counter
decrements for every valid completion code received from any of the
external TCs. The CC will not service new
TRs if COMPACTV count is already at the limit.
COMPACTV = 0: No completion requests outstanding.
COMPACTV = 1: Total of 1 completion request outstanding.
...
COMPACTV = 63 : Total of 63 completion requests are outstanding.
No additional TRs will be submitted until count is less than 63.
7:5
Reserved
Read returns 0.
R
0x0
4
ACTV
Channel Controller Active:
R
0
Channel Controller Active is a logical-OR of each of the *ACTV
signals. The ACTV bit must remain high through the life of a TR.
ACTV = 0: Channel is idle.
ACTV = 1: Channel is busy.
3
Reserved
Read returns 0.
R
0
887
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated