
Public Version
www.ti.com
PRCM Register Manual
Table 3-304. PM_PWSTCTRL_IVA2
Address Offset
0x0000 00E0
Physical Address
0x4830 60E0
Instance
IVA2_PRM
Description
This register controls the IVA2 domain power state transition.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
RESERVED
POWERSTATE
LOGICRETSTATE
MEMORYCHANGE
L2FLATMEMONSTATE
L1FLATMEMONSTATE
L2FLATMEMRETSTATE
L1FLATMEMRETSTATE
SHAREDL2CACHEFLATONSTATE
SHAREDL1CACHEFLATONSTATE
SHAREDL2CACHEFLATRETSTATE
SHAREDL1CACHEFLATRETSTATE
Bits
Field Name
Description
Type
Reset
31:24
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x00
23:22
L2FLATMEMONSTATE
L2 Flat memory state when domain is ON; Other enums:
R
0x3
Reserved
0x0: Reserved
0x1: Reserved
0x2: Reserved
0x3: L2 Flat memory is always ON when domain is ON.
21:20
SHAREDL2CACHEFLATONSTA
Shared L2 Cache and Flat memory state when domain is
RW
0x3
TE
ON
0x0: Shared L2 Cache and Flat memory is OFF when
domain is ON.
0x1: Reserved
0x2: Reserved
0x3: Shared L2 Cache and Flat memory is ON when
domain is ON.
19:18
L1FLATMEMONSTATE
L1 Flat memory state when domain is ON; Other enums:
R
0x3
Reserved
0x0: Reserved
0x1: Reserved
0x2: Reserved
0x3: L1 Flat memory is always ON when domain is ON.
17:16
SHAREDL1CACHEFLATONSTA
Shared L1 Cache and Flat memory state when domain is
R
0x3
TE
ON
0x0: Reserved
0x1: Reserved
0x2: Reserved
0x3: Shared L1 Cache and Flat memory is always ON
when domain is ON.
15:12
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
553
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated