
Device
vdd_mpu_iva
vdd_core
vdda_wkup_bg_bb
SMPS
SMPS
SMPS
LDO
Control
vdda_cslphy1
vdda_dsi
VDD1 voltage domain
VDD2 voltage domain
VDD3 voltage domain
LDO
LDO
LDO
VDD4 voltage domain
VDD5 voltage domain
I C
2
interface
PRM
SmartReflex 2
SmartReflex 1
Power IC
Standard I/Os
CSIPHY1
DSI
VMODE
interface
Select
VDD3
VDD4
VDD5
sys_off_mode
VDD1
VDD2
VDDS
prcm-074
External
memory I/Os
LDO
vdda_csiphy2
CSIPHY2
vdds_sim
SIM
LDO
I/Os 1.8/3 V
MMC_VDDS
LDO
vdda_dpll_dll
VDDPLL
(DPLL1/DPLL2/DPLL3)
VDDPLL_PER
(DPLL4/DPLL5)
LDO
vdda_dac
VDDADAC
Control module
vdda_sram
vdds [5:1]
vdds_mem
vdds_mmc1
vdda_dpll_per
5
sys_nvmode1
sys_nvmode2
i2c4_scl
i2c4_sda
SDRC I/Os
GPMC I/Os
Public Version
PRCM Functional Description
www.ti.com
Figure 3-79. Overview of Device Voltage Distribution
NOTE:
Memory I/Os (1.8 V) are not supplied with the other I/Os. They come directly from the power
IC.
374
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated