
Source selection/division
Hardware control
CORE_CLK
Software control
PRCM.CM_CLKEN_PLL[2:0]
EN_CORE_DPLL
PRCM.CM_AUTOIDLE_PLL[2:0]
AUTO_CORE_DPLL
PRCM.CM_CLKSEL1_PLL[26:16]
CORE_DPLL_MULT
PRCM.CM_CLKSEL1_PLL[14:8]
CORE_DPLL_DIV
DPLL3_ALWON_FCLK
PRCM.CM_CLKSEL1_PLL[31:27]
CORE_DPLL_CLKOUT_DIV
HC
sys_altclk
PRCM.CM_CLKSEL1_PLL[5]
SOURCE_54M
96M_FCLK
PRCM.CM_CLKSEL1_PLL[3]
SOURCE_48M
48M_FCLK
/2
12M_FCLK
/4
CM_SYS_CLK
PRCM.CM_CLKOUT_CTRL[1:0]
CLKOUT2SOURCE
PRCM.CM_CLKOUT_CTRL[5:3]
CLKOUT2DIV
Ratios: 1/2/4/8/16
PRCM.CM_CLKOUT_CTRL[7]
CLKOUT2_EN
PRCM.CM_POLCTRL[0]
CLKOUT2_POL
sys_clkout2
CORE_CLK
GC
PRCM.CM_CLKEN_PLL[18:16]
EN_PERIPH_DPLL
PRCM.CM_AUTOIDLE_PLL[5:3]
AUTO_PERIPH_DPLL
DPLL4_ALWON_FCLK
PRCM.CM_CLKSEL2_PLL[19:8]
PERIPH_DPLL_MULT
PRCM.CM_CLKSEL2_PLL[6:0]
PERIPH_DPLL_DIV
PRCM.CM_CLKSEL_DSS[12:8]
CLKSEL_TV
PRCM.CM_CLKSEL3_PLL[4:0]
DIV_96M
120M_FCLK
prcm-057
PRCM.CM_CLKEN2_PLL[2:0]
EN_PERIPH2_DPLL
PRCM.CM_AUTOIDLE2_PLL[2:0]
AUTO_PERIPH2_DPLL
PRCM.CM_CLKSEL4_PLL[6:0]
PERIPH2_DPLL_DIV
PRCM.CM_CLKSEL5_PLL[4:0]
DIV_120M
DPLL5_ALWON_FCLK
PRCM.CM_CLKSEL4_PLL[18:8]
PERIPH2_DPLL_MULT
CL
GS
/2
PRCM.CM_CLKSEL1_PLL[6]
SOURCE_96M
Public Version
www.ti.com
PRCM Functional Description
Figure 3-61. Common CM Source-Clock Controls
337
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated