Public Version
www.ti.com
McBSP Register Manual
Table 21-52. MCBSPLP_RCR2_REG
Address Offset
0x0000 0018
Physical Address
0x4807 4018
Instance
McBSP1
0x4809 6018
McBSP5
0x4902 2018
McBSP2
0x4902 4018
McBSP3
0x4902 6018
McBSP4
Description
McBSPLP receive control register 2
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RFRLEN2
RWDLEN2
RPHASE
RDATDLY
RREVERSE
RESERVED
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Read returns 0x0.
R
0x0000
15
RPHASE
Receive Phases
RW
0x0
0x0: Single-phase frame
0x1: Dual-phase frame
14:8
RFRLEN2
Receive Frame Length 2
RW
0x00
Single-phase frame selected: RFRLEN2=don't care
Dual-phase frame selected: RFRLEN2=000 0000 - 1
word per second phase (other values are reserved)
7:5
RWDLEN2
Receive Word Length 2
RW
0x0
0x0: 8 bits
0x1: 12 bits
0x2: 16 bits
0x3: 20 bits
0x4: 24 bits
0x5: 32 bits
0x6: Reserved (do not use)
0x7: Reserved (do not use)
4:3
RREVERSE
Receive reverse mode.
RW
0x0
0x0: Data transfer starts with MSB first.
0x1: Data transfer starts with LSB first.
0x2: Reserved (do not use)
0x3: Reserved (do not use)
2
RESERVED
Read returns 0x0.
R
0x0
1:0
RDATDLY
Receive Data Delay
RW
0x0
0x0: 0-bit data delay
0x1: 1-bit data delay
0x2: 2-bit data delay
0x3: Reserved
3165
SWPU177N – December 2009 – Revised November 2010
Multi-Channel Buffered Serial Port
Copyright © 2009–2010, Texas Instruments Incorporated