prcm-044
SGX subsystem
L3_ICLK
Divider
CM
CORE power domain
SGX_FCLK
SGX_L3_ICLK
SGX power domain
mux
[2, 3, 4, 6]
CORE_CLK
CM_96M_FCLK
Divider
[3, 5]
COREX2_CLK
SGX_192M_FCLK
Public Version
www.ti.com
PRCM Functional Description
Figure 3-47. SGX Power Domain Clocking Scheme
3.5.3.4.1.4 CORE Power Domain
The CORE power domain has L3- and L4-derived clock domains.
The CORE power domain receives several functional clocks (12-, 48-, 96-MHz, system, and 32-kHz) that
feed its peripherals and modules, with following exception:
•
The McBSP 1 and McBSP 5 modules can be clocked by CORE_96M_FCLK from the CM or from an
external clock, MCBSP_CLKS. The SCM manages the selection between the two sources. For more
information about the SCM, see
, System Control Module.
through
show the clock signals and their relationships in the CORE power
domain.
311
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated