Public Version
General-Purpose Timers Register Manual
www.ti.com
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
Reserved
RESETDONE
Bits
Field Name
DESCRIPTION
Type
Reset
31:8
Reserved
Reads return 0.
R
0x000000
7:1
Reserved
Reads return 0.
R
0x00
0
RESETDONE
Internal reset monitoring
R
0
0x0:
Internal module reset is ongoing.
0x1:
Reset completed
Table 16-21. Register Call Summary for Register TISTAT
General-Purpose Timers
•
General-Purpose Timers Register Manual
•
GP Timer Register Mapping Summary
Table 16-22. TISR
Address Offset
0x018
Physical Address
0x4831 8018
Instance
GPT1
0x4903 2018
GPT2
0x4903 4018
GPT3
0x4903 6018
GPT4
0x4903 8018
GPT5
0x4903 A018
GPT6
0x4903 C018
GPT7
0x4903 E018
GPT8
0x4904 0018
GPT9
0x4808 6018
GPT10
0x4808 8018
GPT11
Description
This register shows which interrupt events are pending inside the module.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
OVF_IT_FLAG
MAT_IT_FLAG
TCAR_IT_FLAG
Bits
Field Name
Description
Type
Reset
31:3
Reserved
Reads return 0.
R
0x00000000
2
TCAR_IT_FLAG
Pending capture interrupt status
RW
0
Read 0x0:
No capture interrupt event pending
Write 0x0:
Status unchanged
Read 0x1:
Capture interrupt event pending
Write 0x1:
Status bit cleared
2730
Timers
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated