![Texas Instruments OMAP36 Series Technical Reference Manual Download Page 2692](http://html.mh-extra.com/html/texas-instruments/omap36-series/omap36-series_technical-reference-manual_10946782692.webp)
Public Version
MMU Register Manual
www.ti.com
Table 15-20. MMU_WALKING_ST
Address Offset
0x040
Physical address
0x480B D440
Instance
MMU1 (Camera ISP MMU)
0x5D00 0040
MMU2 (IVA2.2 MMU)
Description
This register provides status information about the table walking logic.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
TWLRUNNING
Bits
Field Name
Description
Type
Reset
31:1
Reserved
Reads return 0.
R
0x00000000
0
TWLRUNNING
Table walking logic is running.
R
0
0x0:
TWL completed
0x1:
TWL running
Table 15-21. Register Call Summary for Register MMU_WALKING_ST
MMU Register Manual
•
Table 15-22. MMU_CNTL
Address Offset
0x044
Physical address
0x480B D444
Instance
MMU1 (Camera ISP MMU)
0x5D00 0044
MMU2 (IVA2.2 MMU)
Description
This register programs the MMU features.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
Reserved
TWLENABLE
MMUENABLE
EMUTLBUPDATE
Bits
Field Name
Description
Type
Reset
31:4
Reserved
Reads return 0. Write 0s for future compatibility.
R
0x0000000
3
EMUTLBUPDATE
Enable TLB update on emulator table walk
RW
0
0x0:
Emulator TLB update disabled
0x1:
Emulator TLB update enabled
2
TWLENABLE
Table walking logic enable
RW
0
0x0:
TWL disabled
0x0:
TWL enabled
1
MMUENABLE
MMU enable
RW
0
0x0:
MMU disabled
0x1:
MMU enabled
0
Reserved
Reads return 0. Write 0s for future compatibility.
R
0
2692
Memory Management Units
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated