Public Version
www.ti.com
SCM Functional Description
Table 13-33. Internal Signals Multiplexed on OBSMUX3 (continued)
Out Signal Name
Muxed Signal Name
OBSMUX3 Field
Description
High State
Low State
CONTROL.
[6:0] (dec)
PRCM_CAM_forceWake
6
Indicates whether a wakeup
Wakeup is
Wakeup is
up
of the CAM domain is forced
forced.
not forced.
PRCM_EMU_domainMut
7
Genarated by EMU domain
Domain is in
Domain is not
e
to indicate that it does not
standby
in standby
require services from domain
mode.
mode.
A (Domain A can go in
INACTIVE state)
PRCM_SEQ_FORCE
8
Indicates whether the EMU is Clocks are
Clocks are
CLKON
forcing the IVA2 clocks to ON forced.
not forced.
Reserved
(12:9)
–
–
–
PRCM_CORE_12M_
13
12-MHz functional clock of
–
–
GFCLK
the CORE domain
Reserved
(16:14)
–
–
–
sdma_PI_DMAREQ
(87:17)
DMA requests lines mapped
–
–
to the system DMA module.
See
, DMA, for
more information about the
system DMA request
mapping.
iva_gl_dmarq_na
(107:88)
DMA requests lines used by
–
–
the IVA2 subsystem. See
, IVA2 Subsystem,
for more information about
these DMA request lines.
Reserved
(127:108)
–
–
–
Table 13-34. Internal Signals Multiplexed on OBSMUX4
Out Signal Name
Muxed Signal Name
OBSMUX4 Field
Description
High State
Low State
CONTROL.
[22:16]
(dec)
CORE_OBSMUX4
(1)
tie_low
0
-
–
-
PRCM_L4_ICLK
1
Interface clock of the L4
–
–
interconnect
PRCM_DPLL1_idle
2
Indicates whether DPLL1 is idle
Domain is in
Domain is not
idle mode.
in Idle mode.
PRCM_DPLL4_idle
3
Indicates whether DPLL4 is idle
Domain is in
Domain is not
idle mode.
in Idle mode.
Reserved
4
–
–
–
PRCM_IVA2_force
5
Indicates whether a wakeup of
Wakeup is
Wakeup is
Wakeup
the IVA2 domain is forced
forced.
not forced.
PRCM_CAM_domain
6
Indicates whether the CAM
Domain is not Domain is
Nready
domain is ready. In other words, ready.
ready.
is domain transition ongoing?
PRCM_EMU_force
7
Indicates whether a wakeup of
Wakeup is
Wakeup is
Wakeup
the EMU domain is forced
forced.
not forced.
SEQ_FORCECLKON
8
Indicates whether the forcing to
Command
Command
ACK
ON of the clocks of the IVA2
acknowledge
not
domain is acknowledged
d
acknowledge
d
Reserved
(12:9)
–
–
–
PRCM_CORE_L3_
13
Interface clock of the L3
–
–
GICLK
interconnect
Reserved
(16:14)
–
–
–
(1)
0x00 in WKUPOBSMUX4 field CONTROL.CONTROL_WKUP_DEBOBS_1[4:0]
2491
SWPU177N – December 2009 – Revised November 2010
System Control Module
Copyright © 2009–2010, Texas Instruments Incorporated