Public Version
www.ti.com
Interrupt Controller Register Manual
Table 12-38. INTCPS_ISR_SETn
Address Offset
0x090 + (0x20 * n)
Index
n = 0 to 2
Physical Address
0x4820 0090 + (0x20 * n)
Instance
MPU INTC
Description
This register is used to set the software interrupt bits. It is also used to read the currently active
software interrupts.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ISRSET
Bits
Field Name
Description
Type
Reset
31:0
ISRSET
Set the software interrupt bits. Read returns the currently
RW
0x00000000
active software interrupts.
Write
No functional effect
0x0:
Write
Sets the software interrupt bits to 1.
0x1:
Table 12-39. Register Call Summary for Register INTCPS_ISR_SETn
Interrupt Controller Functional Description
•
:
Interrupt Controller Register Manual
•
:
Table 12-40. INTCPS_ISR_CLEARn
Address Offset
0x094 + (0x20 * n)
Index
n = 0 to 2
Physical Address
0x4820 0094 + (0x20 * n)
Instance
MPU INTC
Description
This register is used to clear the software interrupt bits.
Type
W
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ISRCLEAR
Bits
Field Name
Description
Type
Reset
31:0
ISRCLEAR
W
0x00000000
Clear the software interrupt bits. Read returns 0.
Write
No functional effect
0x0:
Write
Clears the software interrupt bits to 0.
0x1:
Table 12-41. Register Call Summary for Register INTCPS_ISR_CLEARn
Interrupt Controller Functional Description
•
:
Interrupt Controller Register Manual
•
:
2431
SWPU177N – December 2009 – Revised November 2010
Interrupt Controller
Copyright © 2009–2010, Texas Instruments Incorporated