Public Version
www.ti.com
SDMA Register Manual
Bits
Field Name
Description
Type
Reset
4
LAST_FRAME_INTERRUPT_CP
Start of last frame detection capability.
R
1
BLTY
Read 0x0: Does not support last frame interrupt
generation capability
Read 0x1: Supports last frame interrupt generation
capability
3
FRAME_INTERRUPT_CPBLTY
End of frame detection capability.
R
1
Read 0x0: Does not support end of frame interrupt
generation capability
Read 0x1: Supports end of frame interrupt generation
capability
2
HALF_FRAME_INTERRUPT_CP Detection capability of the half of frame end.
R
1
BLTY
Read 0x0: Does not support half of frame interrupt
generation capability
Read 0x1: Supports half of frame interrupt generation
capability
1
EVENT_DROP_INTERRUPT_C
Request collision detection capability.
R
1
PBLTY
Read 0x0: Does not support event drop interrupt
generation capability
Read 0x1: Supports event drop interrupt generation
capability
0
RESERVED
Reserved, Write 0's for future compatibility, Read returns
RW
0
0
Table 11-33. Register Call Summary for Register DMA4_CAPS_4
SDMA Register Manual
•
:
Table 11-34. DMA4_GCR
Address Offset
0x0000 0078
Physical Address
0x4805 6078
Instance
SDMA
Description
FIFO sharing between high and low priority channel. The Maximum per channel FIFO depth is bounded
by the low and high channel FIFO budget. The high respectively low priority channels maximum burst
size must be less than the min (high respectively low priority channel FIFO budget , per channel
maximum FIFO depth)
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
ARBITRATION_RATE
RESERVED
MAX_CHANNEL_FIFO_DEPTH
HI_LO_FIFO_BUDGET
HI_THREAD_RESERVED
Bits
Field Name
Description
Type
Reset
31:24
RESERVED
Reserved. Write 0s for future compatibility. Read returns
RW
0x00
0.
23:16
ARBITRATION_RATE
Arbitration switching rate between prioritized and regular
RW
0x01
channel queues
2383
SWPU177N – December 2009 – Revised November 2010
SDMA
Copyright © 2009–2010, Texas Instruments Incorporated