Public Version
SDMA Register Manual
www.ti.com
Table 11-32. DMA4_CAPS_4
Address Offset
0x0000 0074
Physical Address
0x4805 6074
Instance
SDMA
Description
DMA Capabilities Register 4
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
RESERVED
RESERVED
SYNC_STATUS_CPBLTY
PKT_INTERRUPT_CPBLTY
EOSB_INTERRUPT_CPBLTY
BLOCK_INTERRUPT_CPBLTY
FRAME_INTERRUPT_CPBLTY
DRAIN_END_INTERRUPT_CPBLTY
TRANS_ERR_INTERRUPT_CPBLTY
LAST_FRAME_INTERRUPT_CPBLTY
HALF_FRAME_INTERRUPT_CPBLTY
EVENT_DROP_INTERRUPT_CPBLTY
SUPERVISOR_ERR_INTERRUPT_CPBLTY
MISALIGNED_ADRS_ERR_INTERRUPT_CPBLTY
Bits
Field Name
Description
Type
Reset
31:15
RESERVED
Reserved, Write 0's for future compatibility, Read returns
RW
0x00000
0
14
EOSB_INTERRUPT_CPBLTY
End of Super Block detection capability.
R
1
13
RESERVED
Reserved
R
1
12
DRAIN_END_INTERRUPT_CPB
Drain End detection capability.
R
1
LTY
11
MISALIGNED_ADRS_ERR_INT
Misaligned error detection capability.
R
1
ERRUPT_CPBLTY
10
SUPERVISOR_ERR_INTERRUP Supervisor error detection capability.
R
1
T_CPBLTY
9
RESERVED
Reserved for non-GP devices
R
1
8
TRANS_ERR_INTERRUPT_CPB Transaction error detection capability.
R
1
LTY
7
PKT_INTERRUPT_CPBLTY
End of Packet detection capability.
R
1
Read 0x0: Does not support end of packet interrupt
generation capabitity
Read 0x1: Supports end of packet interrupt generation
capability
6
SYNC_STATUS_CPBLTY
Sync_status_capability
R
1
Read 0x0: Does not support synchronized transfer status
bit generation
Read 0x1: Supports synchronized transfer status bit
generation
5
BLOCK_INTERRUPT_CPBLTY
End of block detection capability.
R
1
Read 0x0: Does not support end of block interrupt
generation capability
Read 0x1: Supports end of block interrupt generation
capability
2382
SDMA
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated