
Public Version
www.ti.com
SDMA Register Manual
Bits
Field Name
Description
Type
Reset
20
LINK_LIST_CPBLTY_TYPE123
Link List capability for type123 descriptor
R
0x1
0x0: No Link List capability for type123 descriptor
0x1: Link List capability for type 123 descriptor is
supported
19
CONST_FILL_CPBLTY
Constant_Fill_Capability
R
0x1
0x0: No LCH supports constant fill copy.
0x1: Any LCH supports constant fill copy.
18
TRANSPARENT_BLT_CPBLTY
Transparent_BLT_Capability
R
0x1
0x0: No LCH supports transparent BLT copy.
0x1: Any LCH supports transparent BLT copy.
17:0
RESERVED
Reserved. Write 0s for future compatibility. Read returns
RW
0x00000
0.
Table 11-27. Register Call Summary for Register DMA4_CAPS_0
SDMA Register Manual
•
:
Table 11-28. DMA4_CAPS_2
Address Offset
0x0000 006C
Physical Address
0x4805 606C
Instance
SDMA
Description
DMA Capabilities Register 2
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
DST_CONST_ADRS_CPBLTY
SRC_CONST_ADRS_CPBLTY
DST_SINGLE_INDEX_ADRS_CPBLTY
SRC_SINGLE_INDEX_ADRS_CPBLTY
DST_DOUBLE_INDEX_ADRS_CPBLTY
SRC_DOUBLE_INDEX_ADRS_CPBLTY
DST_POST_INCRMNT_ADRS_CPBLTY
SRC_POST_INCREMENT_ADRS_CPBLTY
SEPARATE_SRC_AND_DST_INDEX_CPBLTY
Bits
Field Name
Description
Type
Reset
31:9
RESERVED
Reserved. Write 0s for future compatibility. Read returns
RW
0x000000
0.
8
SEPARATE_SRC_AND_
Separate_source/destination_index_capability
R
0x1
DST_INDEX_CPBLTY
0x0: Does not support separate src/dst index for 2D
addressing
0x1: Supports separate src/dest index for 2D addressing
7
DST_DOUBLE_INDEX_
Destination_double_index_address_capability
R
0x1
ADRS_CPBLTY
0x0: Does not support double index address mode on the
destination port
0x1: Supports double index address mode on the
destination port
2379
SWPU177N – December 2009 – Revised November 2010
SDMA
Copyright © 2009–2010, Texas Instruments Incorporated