C
D
L
C
D
L
C
D
L
C
D
L
C
D
L
Control
logic
Phase
detector
Initial delay
MODEMAXDELAY
CLK_IN
SIGNAL_IN
SIGNAL_OUT
DCBFORCE
(8 bits)
DLL
DLL/CDL
sdrc-017
+
Public Version
www.ti.com
SDRAM Controller (SDRC) Subsystem
Figure 10-60. Simplified DLL/CDL Block Diagram
The DLL circuit contains four delay elements in series. Therefore, the DLL output code and regulator
output voltage determine a delay equivalent to one fourth of the reference input period in a stand-alone
DLL/CDL (those CDLs are delay elements integrated into the DLL and are not shown in
). In
other words, the DLL/CDL delay is equivalent to 90 degrees without DLL/DCDL.
10.2.4.5 Mode Registers
10.2.4.5.1 Mode Register (MR)
This register is common to all SDR and DDR SDRAMs. It is a 12-bit register and controls the following
parameters:
•
Write burst mode (SDRC.
[9] WBST bit (where p = 0 or 1 for SDRC CS0 or CS1)
•
CAS latency (SDRC.
[6:4] CASL field)
•
Serial/interleaved mode (SDRC.
[3] SIL bit)
•
Burst length (SDRC.
[2:0] BL field)
MR is accessible through SDRC.
(where p = 0 or 1 for SDRC CS0 or CS1). Writing to
SDRC.
initiates an implicit load mode register command qualified by BA1, BA0 = 0, 0.
10.2.4.5.2 Extended Mode Register 2 (EMR2)
This register is specific to low-power SDR and mobile DDR SDRAM devices. It is a 12-bit register and
controls the following parameters:
•
Temperature-compensated self-refresh (SDRC.
[4:3] TCSR field)
•
Partial array self-refresh (SDRC.
[2:0] PASR field)
EMR2 is accessible through SDRC.
(where p stands for CS0 or CS1). Writing to
SDRC.
initiates an implicit load mode register command qualified by BA1, BA0 = 1, 0.
2263
SWPU177N – December 2009 – Revised November 2010
Memory Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated