
Public Version
SGX Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
31:1
RESERVED
R
0x0000 0000
0
INIT_MINTERRUPT_ENABLE
Enable interrupt 0 - master port
RW
0
Write 0x0: no action.
Read 0x0: interrupt is enabled.
Read 0x1: interrupt is disabled.
Write 0x1: enable interrupt.
Table 8-23. Register Call Summary for Register OCP_IRQENABLE_SET_0
SGX Register Manual
•
Table 8-24. OCP_IRQENABLE_SET_1
Address Offset
0x0000 FE40
Physical Address
Instance
SGX
Please refer to
Description
Enable Interrupt 1. Target port interrupt.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
TARGET_SINTERRUPT_ENABLE
Bits
Field Name
Description
Type
Reset
31:1
RESERVED
R
0x0000 0000
0
TARGET_SINTERRUPT_ENABL Enable interrupt 1 - slave port interrupt
RW
0
E
Write 0x0: no action.
Read 0x0: interrupt is enabled.
Read 0x1: interrupt is disabled.
Write 0x1: enable interrupt.
Table 8-25. Register Call Summary for Register OCP_IRQENABLE_SET_1
SGX Register Manual
•
1980
2D/3D Graphics Accelerator
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated