![Texas Instruments OMAP36 Series Technical Reference Manual Download Page 1974](http://html.mh-extra.com/html/texas-instruments/omap36-series/omap36-series_technical-reference-manual_10946781974.webp)
Public Version
SGX Register Manual
www.ti.com
Table 8-4. OCP_REVISION
Address Offset
0x0000 FE00
Physical Address
Instance
SGX
Please refer to
Description
OCP Revision Register.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
REVISIONID
Bits
Field Name
Description
Type
Reset
31:0
REVISIONID
Revision value.
R
See
(1)
(1)
TI internal data
Table 8-5. Register Call Summary for Register OCP_REVISION
SGX Register Manual
•
Table 8-6. OCP_HWINFO
Address Offset
0x0000 FE04
Physical Address
Instance
SGX
Please refer to
Description
Hardware implementation information
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
SYS_BUS_WIDTH
MEM_BUS_WIDTH
Bits
Field Name
Description
Type
Reset
31:3
RESERVED
R
0x0000 0000
2
MEM_BUS_WIDTH
Memory bus width:
R
-
Read 0x0: Memory bus width is 64 bits
Read 0x1: Memory bus width is 128 bits
1:0
SYS_BUS_WIDTH
System bus width:
R
0x-
Read 0x0: System bus width is 32 bits
Read 0x1: System bus width is 64 bits
Read 0x2: System bus width is 128 bits
Read 0x3: Reserved
Table 8-7. Register Call Summary for Register OCP_HWINFO
SGX Register Manual
•
1974
2D/3D Graphics Accelerator
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated