Public Version
www.ti.com
Display Subsystem Register Manual
Table 7-286. VENC_F_CONTROL
Address Offset
0x08
Physical address
0x4805 0C08
Instance
VENC
Description
This register specifies the input video source and format
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
SVDS
BCOLOR
FMT
RGBF
RESET
Bits
Field Name
Description
Type
Reset
31:9
Reserved
Reserved. Read returns 0s.
RW
0x000000
8
RESET
RESET the encoder
RW
0
0x0:
No effect
0x1:
Reset the encoder, after reset, this bit is automatically set to
zero.
7:6
SVDS
Select Video Data Source.
RW
0x2
0x0:
Use external video source
0x1:
Use internal Color BAR
0x2:
Use background color
0x3:
Reserved
5
RGBF
RGB/YCrCb input coding range
RW
0
0x0:
The input RGB data are in binary format with coding range
0-255
The input YCrCb data are in binary format with coding range
0-255
0x1:
The input RGB data are in binary format with coding range
16-235
The input YCrCb data are in binary format conforming to
ITU-601 standard
4:2
BCOLOR
Background color select
RW
0x1
0x0: black
0x1: blue
0x2: red
0x3: magenta
0x4: green
0x5: cyan
0x6: yellow
0x7: white
1:0
FMT
These two bits specify the video input data stream format and timing
RW
0x3
0x0:
24-bit 4:4:4 RGB
0x1:
24-bit 4:4:4
0x2:
16-bit 4:2:2
0x3:
8-bit ITU-R 656 4:2:2
Table 7-287. Register Call Summary for Register VENC_F_CONTROL
Display Subsystem Functional Description
•
:
Display Subsystem Basic Programming Model
•
:
•
Video Encoder Programming Sequence
•
Video Encoder Register Settings
1883
SWPU177N – December 2009 – Revised November 2010
Display Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated