
PIXELS
HSW
VSW
HFP
HFP
HSW
HSW
HBP
PIXELS
DISPC_PCLK
DISPC_VSYNC
DISPC_HSYNC
DISPC_ACBIAS
DISPC_DATA_LCD[7:0]
dss-027
PIXELS
HBP
HFP
HSW
HSW
HBP
PIXELS
DISPC_PCLK
DISPC_VSYNC
DISPC_HSYNC
DISPC_ACBIAS
DISPC_DATA_LCD[7:0]
dss-028
PIXELS
HSW
HFP
VFP
VSW
VBP
HBP
PIXELS
DISPC_PCLK
DISPC_VSYNC
DISPC_HSYNC
DISPC_ACBIAS
DISPC_DATA_LCD[7:0]
dss-029
PIXELS
HBP
HSW
HSW
HSW
VFP
DISPC_PCLK
DISPC_VSYNC
DISPC_HSYNC
DISPC_ACBIAS
DISPC_DATA_LCD[23:0]
dss-030
Public Version
Display Subsystem Environment
www.ti.com
The DISPC_ACBIAS signal is active high.
–
DSS.
[14] IPC = 0
The pixel data are driven on the rising edge of DISPC_PCLK.
–
DSS.
[13] IHS = 0
The DISPC_HSYNC signal is active high.
–
DSS.
[12] IVS = 0
The DISPC_VSYNC signal is active high.
Figure 7-29. Passive Matrix Timing Diagram (Start of Frame)
Figure 7-30. Passive Matrix Timing Diagram (Between Lines)
Figure 7-31. Passive Matrix Timing Diagram (Between Frames)
Figure 7-32. Passive Matrix Timing Diagram (End of Frame)
7.2.1.2
DSI Serial Interface
shows a typical connection between the DSI modules and a compliant panel display.
1584
Display Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated