Public Version
Camera ISP Register Manual
www.ti.com
Table 6-364. PRV_RADR_OFFSET
Address Offset
0x0000 0014
Physical Address
0x480B CE14
Instance
ISP_PREVIEW
Description
MEMORY READ ADDRESS OFFSET REGISTER
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
OFFSET
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Write 0s for future compatibility.
RW
0x0000
Reads returns 0.
15:0
OFFSET
Line offset.
RW
0x0000
Specifies the offset for each line relatively to the previous
line. The lower 5 bits of this register are always treated
as 0s. The offset should be aligned on a 32-byte
boundary.
This field can be altered even when the PREVIEW
module is busy. The change takes place only for the next
frame (next VS sync pulse). However, note that reading
this register always gives the latest value.
Table 6-365. Register Call Summary for Register PRV_RADR_OFFSET
Camera ISP Functional Description
•
Camera ISP VPBE Preview Input Interface
Camera ISP Basic Programming Model
•
Camera ISP Preview Register Setup
•
Camera ISP Preview Register Accessibility During Frame Processing
Camera ISP Register Manual
•
Camera ISP PREVIEW Register Summary
:
Table 6-366. PRV_DSDR_ADDR
Address Offset
0x0000 0018
Physical Address
0x480B CE18
Instance
ISP_PREVIEW
Description
DARK FRAME MEMORY ADDRESS REGISTER
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
DRKF
Bits
Field Name
Description
Type
Reset
31:0
DRKF
Dark frame address.
RW
0x00000000
Specifies the dark frame start address in memory. The
lower 5 bits of this register are always treated as 0s. The
offset should be aligned on a 32-byte boundary.
This field can be altered even when the PREVIEW
module is busy. The change takes place only for the next
frame (next VS sync pulse). However, note that reading
this register always gives the latest value.
1432
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated