
Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Table 5-520. Register Call Summary for Register WUGEN_PENDEVTCLR0
IVA2.2 Subsystem Register Manual
•
WUGEN Register Mapping Summary
:
Table 5-521. WUGEN_PENDEVTCLR1
Address Offset
0x104
Physical address
0x01C2 1104
Instance
IVA2.2 WUGEN
Description
This register clears the masked pending interrupts (MSB) :
Write 0: No effect
Write 1: Clears the corresponding mask bit in the
register
Reads always return 0
Type
W
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Reserved
PENDIRQ47
PENDIRQ46
PENDIRQ45
PENDIRQ44
PENDIRQ43
PENDIRQ42
PENDIRQ41
PENDIRQ40
PENDIRQ39
PENDIRQ38
PENDIRQ37
PENDIRQ36
PENDIRQ35
PENDIRQ34
PENDIRQ33
PENDIRQ32
Bits
Field Name
Description
Type
Reset
31:16
Reserved
Write 0s for future compatibility.
W
0x0000
15
PENDIRQ47
Masked pending interrupt number 47
W
0
14
PENDIRQ46
Masked pending interrupt number 46
W
0
13
PENDIRQ45
Masked pending interrupt number 45
W
0
12
PENDIRQ44
Masked pending interrupt number 44
W
0
11
PENDIRQ43
Masked pending interrupt number 43
W
0
10
PENDIRQ42
Masked pending interrupt number 42
W
0
9
PENDIRQ41
Masked pending interrupt number 41
W
0
8
PENDIRQ40
Masked pending interrupt number 40
W
0
7
PENDIRQ39
Masked pending interrupt number 39
W
0
6
PENDIRQ38
Masked pending interrupt number 38
W
0
5
PENDIRQ37
Masked pending interrupt number 37
W
0
4
PENDIRQ36
Masked pending interrupt number 36
W
0
3
PENDIRQ35
Masked pending interrupt number 35
W
0
2
PENDIRQ34
Masked pending interrupt number 34
W
0
1
PENDIRQ33
Masked pending interrupt number 33
W
0
0
PENDIRQ32
Masked pending interrupt number 32
W
0
Table 5-522. Register Call Summary for Register WUGEN_PENDEVTCLR1
IVA2.2 Subsystem Register Manual
•
WUGEN Register Mapping Summary
:
1002
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated