LCD_A Controller Introduction
25-3
LCD_A Controller
Figure 25−1. LCD_A Controller Block Diagram
VLCDREFx
Display
Memory
20x
8−bits
Segment
Output
Control
Mux
Analog
Voltage
Multiplexer
Timing
Generator
COM0
COM2
COM1
COM3
S0
S1
Common
Output
Control
S39
S38
SEG0
SEG1
SEG38
SEG39
Mux
Mux
Mux
LCDSx
LCDMXx
LCDSON
LCDON
fLCD
OSCOFF
(from SR)
V1
V2
V3
V4
VD
VC
VB
VA
091h
0A4h
ACLK
32768 Hz
LCDFREQx
Regulated Charge
Pump/
Contrast Control
VLCDx
VLCD
LCDCAP/R33
LCD Bias Generator
V1
VLCD
LCD2B
LCDMXx
V2
V3
V4
LCDCPEN
V5
V5
Divider
/32 .. /512
4
REXT
R23
LCDREF/
R13
R03
R03EXT
10
LCDREF/
Summary of Contents for MSP430x4xx Family
Page 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Page 2: ......
Page 6: ...vi ...
Page 114: ...3 76 RISC 16 Bit CPU ...
Page 304: ...5 20 FLL Clock Module ...
Page 340: ...7 8 Supply Voltage Supervisor ...
Page 348: ...8 8 16 Bit Hardware Multiplier ...
Page 372: ...9 24 32 Bit Hardware Multiplier ...
Page 400: ...10 28 DMA Controller ...
Page 428: ...13 10 Basic Timer1 ...
Page 466: ...15 24 Timer_A ...
Page 522: ...17 30 USART Peripheral Interface UART Mode ...
Page 544: ...18 22 USART Peripheral Interface SPI Mode ...
Page 672: ...23 12 Comparator_A ...
Page 692: ...24 20 LCD Controller ...
Page 746: ...26 28 ADC12 ...