MODCLK
DCO
DCORSEL
DCOCLK
EN
ACLK Enable Logic
OSCOFF
ACLK_REQEN
ACLK_REQ
3
000
001
010
011
100
101
110
111
SELA
3
ACLK
1
0
3
Divider
DIVA
EN
MCLK Enable Logic
CPUOFF
MCLK_REQEN
MCLK_REQ
3
000
001
010
011
100
101
110
111
3
SELM
MCLK
1
0
3
Divider
DIVM
EN
SMCLK Enable Logic
SMCLKOFF
3
SMCLK_REQEN
SMCLK_REQ
3
000
001
010
011
100
101
110
111
SELS
SMCLK
1
0
3
Divider
DIVS
EN
/1/2/4/8/16/32
/1/2/4/8/16/32
/1/2/4/8/16/32
VLOCLK
VLO
HFXTCLK
VLOCLK
1
0
2.7/3.3/4/5.3/6.7/8 MHz
16/20/24 MHz
†
DCOFSEL
3
† Not available on all devices
Fault
Detection
LFXIN
LFXOUT
LFXTBYPASS
1
0
1
LFXTDRIVE
2
HFXT
HFXIN
HFXOUT
HFXTBYPASS
1
0
1
HFXTDRIVE
2
LFXT
LFXTCLK
rsvd
rsvd
rsvd
rsvd
rsvd
rsvd
rsvd
rsvd
rsvd
LFXTCLK
Fault
Detection
MODOSC
MODOSC_REQEN
MODOSC_REQ
Unconditonal MODOSC
requests
EN
MODOSC Enable
Logic
OSCOFF
SELA
3
/128
/1
LFMODCLK
Clock System Introduction
95
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Clock System (CS) Module
Figure 3-1. Clock System Block Diagram