0000
00001
00010
00011
11111
00000
ADC12INCHx
5
Sample
and
Hold
S/H
12-bit ADC Core
V
R-
V
R+
Convert
0
REFOUT
VREF+/VeREF+
VeREF-
V
REF+
AV
CC
ADC 12ON
SAMPCON
Sample Timer
/4 ../ 1024
ADC12BUSY
0
1
ADC12ISSH
SHI
ADC12SHT1x
ADC12MSC
Divider
/1 .. /8
ADC12CLK
ADC12DIVx
1
00
01
10
11
ACLK
MCLK
SMCLK
ADC12SSELx
Sync
-
32 x 16
Memory
Control
-
000
001
...
111
Trigger sources
ADC12SHSx
ADC12SC
ADC12MCTL0
ADC12MCTL31
-
32 x 12
Memory
Buffer
-
ADC12MEM0
ADC12MEM31
4
ADC12CSTARTADDx
ADC12CONSEQx
1
0
ADC12SHP
ADC12SHT0x
4
:1
:4
:32
:64
00
01
10
11
ADC12PDIV
ADC12ENC
TempSense
Batt.Monitor
MODCLK from UCS
VREF 1.2 V, 2.0 V, 2.5 V
from shared reference
BUF_EXT
12-bit Window
Comparator
ADC12HIx
ADC12LOx
To Interrupt
Logic
ADC12VRSEL
A
0
A
1
A
2
A
4
A
3
external A
31
external A
27
external A
29
external A
28
external A
30
AV
SS
Reference
Voltage
Select
...
...
Internal 3
Internal 2
Internal 0
BUF_INT
REFOUT
Internal 1
!REFOUT and ADC12VRSEL bit 0
1
REFOUT
0
ADC12VRSEL bits 1-3
external A
26
1
0
ADC12CH3MAP
1
0
ADC12CH2MAP
1
0
ADC12CH1MAP
1
0
ADC12CH0MAP
1
0
ADC12TCMAP
1
0
ADC12BATMAP
A
31
A
30
A
29
A
28
A
27
A
26
000
001
...
111
...
...
11110
11101
11100
11011
11010
Copyright © 2017, Texas Instruments Incorporated
⋮
⋮
ADC12_B Introduction
870
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
ADC12_B
A
The MODCLK is part of the UCS. See the UCS chapter for more information.
B
See the device-specific data sheet for timer sources available.
C
See the device-specific data sheet for Internal Channel 0-3 availability and function.
D
REFOUT bit is part of the Reference module registers.
Figure 34-1. ADC12_B Block Diagram