RTC_B Registers
701
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Real-Time Clock B (RTC_B)
28.3.2 RTCCTL1 Register
Real-Time Clock Control Register 1
(1)
The configuration of these bits is retained during LPMx.5 until LOCKLPM5 is cleared, but not the register bits itself; therefore,
reconfiguration after wake-up from LPMx.5 before clearing LOCKLPM5 is required.
Figure 28-3. RTCCTL1 Register
7
6
5
4
3
2
1
0
RTCBCD
RTCHOLD
(1)
Reserved
RTCRDY
Reserved
RTCTEVx
(1)
rw-(0)
rw-(1)
r1
r-(1)
r0
r0
rw-(0)
rw-(0)
Table 28-3. RTCCTL1 Register Description
Bit
Field
Type
Reset
Description
7
RTCBCD
RW
0h
Real-time clock BCD select. Selects BCD counting for real-time clock.
0b = Binary-hexadecimal code selected
1b = BCD Binary coded decimal (BCD) code selected
6
RTCHOLD
RW
1h
Real-time clock hold
0b = Real-time clock is operational.
1b = The calendar is stopped as well as the prescale counters, RT0PS, and
RT1PS.
5
Reserved
R
1h
Reserved. Always read as 1.
4
RTCRDY
RW
1h
Real-time clock ready
0b = RTC time values in transition
1b = RTC time values safe for reading. This bit indicates when the real-time
clock time values are safe for reading.
3-2
Reserved
R
0h
Reserved. Always read as 0.
1-0
RTCTEVx
RW
0h
Real-time clock time interrupt event
00b = Minute changed
01b = Hour changed
10b = Every day at midnight (00:00)
11b = Every day at noon (12:00)